Analog Devices Inc.

The receive path consists of two independent, wide bandwidth (BW), direct conversion receivers with state-of-the-art dynamic range. The complete receive subsystem includes automatic and manual attenuation control, dc offset correction, quadrature error correction (QEC), and digital filtering, eliminating the need for these functions in the digital baseband. RF front-end control and several auxiliary functions such as analog-to-digital converters (ADCs), digital-to-analog converters (DACs), and general-purpose input/outputs (GPIOs) for the power amplifier (PA) are also integrated.In addition to automatic gain control (AGC), the ADRV9008-1 also features flexible external gain control modes, allowing significant flexibility in setting system level gain dynamically.The received signals are digitized with a set of four high dynamic range, continuous time, sigma-delta (?-?) ADCs that provide inherent antialiasing. The combination of the direct conversion architecture, which does not suffer from out of band image mixing, and the lack of aliasing relaxes the requirements of the RF filters compared to traditional intermediate frequency (IF) receivers.The fully integrated phase-locked loop (PLL) provides high per-formance, low power, fractional-N, RF synthesis for the receiver signal paths. An additional synthesizer generates the clocks needed for the converters, digital circuits, and the serial interface. A multi-chip synchronization mechanism synchronizes the phase of the RF local oscillator (LO) and baseband clocks between multiple ADRV9008-1 chips. Precautions are taken to provide the isolation required in high performance base station applications. All voltage controlled oscillators (VCOs) and loop filter components are integrated.The high speed JESD204B interface supports up to 12.288 Gbps lane rates, resulting in two lanes per transmitter and a single lane per receiver in the widest bandwidth mode. The interface also supports interleaved mode for lower bandwidths, reducing the total number of high speed data interface lanes to one. Both fixed and floating point data formats are supported. The floating point format allows internal AGC to be invisible to the demodulator device.The core of the ADRV9008-1 can be powered directly from 1.3 V and 1.8 V regulators and is controlled via a standard 4-wire serial port. Comprehensive power-down modes are included to mini-mize power consumption during normal use. The ADRV9008-1 is packaged in a 12 mm ? 12 mm, 196-ball chip scale ball grid array (CSP_BGA).Applications 3G, 4G, and 5G FDD, macrocell base stations Wide band active antenna systems Massive multiple input, multiple output (MIMO) Phased array radar Electronic warfare Military communications Portable test equipment

* $1,474.15 - * $1,581.15
Distributor SKU Stock MOQ 1 10 50 100 1000 10000 Purchase
Analog Devices Inc ADRV9008-1W/PCBZ $1,317.38 $1,317.38 $1,317.38 $1,317.38 $1,317.38 $1,317.38 Buy
element14 APAC ADRV9008-1W/PCBZ 1 1 * $1,581.15 * $1,581.15 * $1,581.15 * $1,581.15 * $1,581.15 * $1,581.15 Buy
Farnell ADRV9008-1W/PCBZ 1 1 * $1,474.15 * $1,474.15 * $1,474.15 * $1,474.15 * $1,474.15 * $1,474.15 Buy
Mouser Electronics 584-ADRV9008-1W/PCBZ 4 1 $1,420.17 $1,420.17 $1,420.17 $1,420.17 $1,420.17 $1,420.17 Buy
Newark ADRV9008-1W/PCBZ 1 1 $1,409.54 $1,409.54 $1,409.54 $1,409.54 $1,409.54 $1,409.54 Buy