AD9542/PCBZ

Analog Devices Inc.
The 10 clock outputs of the AD9542 are synchronized to any one of up to four input references. The digital phase-locked loops (DPLLs) reduce timing jitter associated with the external references. The digitally controlled loop and holdover circuitry continuously generate a low jitter output signal, even when all reference inputs fail.The AD9542 is available in a 48-lead LFCSP (7 mm ? 7 mm) package and operates over the ?40?C to +85?C temperature range.Note that throughout this data sheet, multifunction pins, such as SDO/M5, are referred to either by the entire pin name or by a single function of the pin, for example, M5, when only that function is relevant.Applications SyncE jitter cleanup and synchronization Optical transport networks (OTN), SDH, and macro and small cell base stations OTN mapping/demapping with jitter cleaning Small base station clocking, including baseband and radio Stratum 2, Stratum 3e, and Stratum 3 holdover, jitter cleanup, and phase transient control JESD204B support for analog-to-digital converter (ADC) and digital-to-analog converter (DAC) clocking Cable infrastructures Carrier Ethernet
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9542/PCBZ-ND 1 1 $378.41 $378.41 $378.41 $378.41 $378.41 $378.41
Analog Devices Inc AD9542/PCBZ 0 $357.08 $357.08 $357.08 $357.08 $357.08 $357.08
Arrow North American Components AD9542/PCBZ 0 1 $370.43 $366.73 $359.43 $355.84 $345.27 $341.81
Mouser Electronics 584-AD9542/PCBZ 4 1 $386.87 $386.87 $386.87 $386.87 $386.87 $386.87
Verical Marketplace AD9542/PCBZ 12 1 $385.63 $385.63 $385.63 $385.63 $385.63 $385.63

AD9543/PCBZ

Analog Devices Inc.
The AD9543 supports existing and emerging ITU standards for the delivery of frequency, phase, and time of day over service provider packet networks.The 10 clock outputs of the AD9543 are synchronized to any one of up to four input references. The digital phase-locked loops (DPLLs) reduce timing jitter associated with the external references. The digitally controlled loop and holdover circuitry continuously generate a low jitter output signal, even when all reference inputs fail.The AD9543 is available in a 48-lead LFCSP (7 mm ? 7 mm) package and operates over the ?40?C to +85?C temperature range.Note that throughout this data sheet, multifunction pins, such as SDO/M5, are referred to either by the entire pin name or by a single function of the pin, for example, M5, when only that function is relevant.Appliations PTP (IEEE 1588), and SyncE jitter cleanup and synchronization Optical transport networks (OTN), SDH, and macro and small cell base stations OTN mapping/demapping with jitter cleaning Small base station clocking, including baseband and radio Stratum 2, Stratum 3e, and Stratum 3 holdover, jitter cleanup, and phase transient control JESD204B support for analog-to-digital converter (ADC) and digital-to-analog converter (DAC) clocking Cable infrastructures Carrier Ethernet
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9543/PCBZ-ND 1 1 $378.41 $378.41 $378.41 $378.41 $378.41 $378.41
Analog Devices Inc AD9543/PCBZ 0 $357.08 $357.08 $357.08 $357.08 $357.08 $357.08
Arrow North American Components AD9543/PCBZ 0 1 $345.06 $345.06 $345.06 $345.06 $345.06 $345.06
Mouser Electronics 584-AD9543/PCBZ 0 1 $386.87 $386.87 $386.87 $386.87 $386.87 $386.87
Newark AD9543/PCBZ 0 $421.79 $391.66 $363.85 $347.63 $347.63 $347.63
Verical Marketplace AD9543/PCBZ 24 1 $368.05 $368.05 $368.05 $368.05 $368.05 $368.05

AD9552/PCBZ

Analog Devices Inc.
The AD9552 is a fractional-N phase locked loop (PLL) based clock generator designed specifically to replace high frequency crystal oscillators and resonators. The device employs a sigma-delta (?-?) modulator (SDM) to accommodate fractional frequency synthesis. The user supplies an input reference signal by connecting a single-ended clock signal directly to the REF pin or by connecting a crystal resonator across the XTAL pins.The AD9552 is pin programmable, providing one of 64 standard output frequencies based on one of eight common input frequencies. The device also has a 3-wire SPI interface, enabling the user to program custom input-to-output frequency ratios.The AD9552 relies on an external capacitor to complete the loop filter of the PLL. The output is compatible with LVPECL, LVDS, or single-ended CMOS logic levels, although the AD9552 is implemented in a strictly CMOS process.The AD9552 is specified to operate over the extended industrial temperature range of ?40?C to +85?C.APPLICATIONS Cost effective replacement of high frequency VCXO, OCXO, and SAW resonators Extremely flexible frequency translation with low jitter for SONET/SDH (including FEC) , 10 Gb Ethernet, Fibre Channel, and DRFI/DOCSIS High-definition video frequency translation Wireless infrastructure Test and measurement (including handheld devices)
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9552/PCBZ-ND 1 1 $227.36 $227.36 $227.36 $227.36 $227.36 $227.36
Analog Devices Inc AD9552/PCBZ 0 $208.76 $208.76 $208.76 $208.76 $208.76 $208.76
Arrow North American Components AD9552/PCBZ 0 1 $215.07 $212.92 $208.69 $206.60 $200.46 $198.46
element14 APAC AD9552/PCBZ 0 1 * $202.60 * $202.60 * $202.60 * $202.60 * $202.60 * $202.60
Farnell AD9552/PCBZ 0 1 * $170.59 * $170.59 * $170.59 * $170.59 * $170.59 * $170.59
Mouser Electronics 584-AD9552PCBZ 4 1 $217.13 $217.13 $217.13 $217.13 $217.13 $217.13
Newark AD9552/PCBZ 0 $162.59 $162.59 $162.59 $162.59 $162.59 $162.59
Verical Marketplace AD9552/PCBZ 9 1 $206.57 $206.57 $206.57 $206.57 $206.57 $206.57

AD9553/PCBZ

Analog Devices Inc.
The AD9553 is a phase-locked loop (PLL) based clock translator designed to address the needs of passive optical networks (PON) and base stations. The device employs an integer-N PLL to accommodate the applicable frequency translation requirements. The user supplies up to two single-ended input reference signals or one differential input reference signal via the REFA and REFB inputs. The device supports holdover applications by allowing the user to connect a 25 MHz crystal resonator to the XTAL input.The AD9553 is pin programmable, providing a matrix of standard input/output frequency translations from a list of 15 possible input frequencies to a list of 52 possible output frequency pairs (OUT1 and OUT2). The device also has a 3-wire SPI interface, enabling the user to program custom input-to-output frequency translations.The AD9553 output is compatible with LVPECL, LVDS, or single-ended CMOS logic levels, although the AD9553 is implemented in a strictly CMOS process.The AD9553 operates over the extended industrial temperature range of ?40?C to +85?C.APPLICATIONS Cost effective replacement of high frequency VCXO, OCXO, and SAW resonators Extremely flexible frequency translation for SONET/SDH, Ethernet, Fibre Channel, DRFI/DOCSIS, and PON/EPON/GPON Wireless infrastructure Test and measurement (including handheld devices)
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9553/PCBZ-ND 1 1 $222.91 $222.91 $222.91 $222.91 $222.91 $222.91
Analog Devices Inc AD9553/PCBZ 0 $208.76 $208.76 $208.76 $208.76 $208.76 $208.76
Arrow North American Components AD9553/PCBZ 0 1 $215.07 $212.92 $208.69 $206.60 $200.46 $198.46
element14 APAC AD9553/PCBZ 0 1 * $202.60 * $202.60 * $202.60 * $202.60 * $202.60 * $202.60
Farnell AD9553/PCBZ 0 1 * $170.59 * $170.59 * $170.59 * $170.59 * $170.59 * $170.59
Mouser Electronics 584-AD9553PCBZ 1 1 $217.13 $217.13 $217.13 $217.13 $217.13 $217.13
Newark AD9553/PCBZ 0 $162.59 $162.59 $162.59 $162.59 $162.59 $162.59
Verical Marketplace AD9553/PCBZ 20 1 $206.57 $206.57 $206.57 $206.57 $206.57 $206.57

AD9571-EVALZ-PEC

Analog Devices Inc.
The AD9571 provides a multioutput clock generator function comprising a dedicated PLL core that is optimized for Ethernet line card applications. The integer-N PLL design is based on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize network performance. Other applications with demanding phase noise and jitter requirements also benefit from this part.The PLL section consists of a low noise phase frequency detector (PFD), a precision charge pump (CP), a low phase noise voltage controlled oscillator (VCO), and a preprogrammed feedback divider and output divider. By connecting an external crystal or reference clock to the REFCLK pin, frequencies up to 156.25 MHz can be locked to the input reference.Each output divider and feedback divider ratio is preprogrammed for the required output rates. No external loop filter components are required, thus conserving valuable design time and board space.The AD9571 is available in a 40-lead 6 mm ? 6 mm lead frame chip scale package and can be operated from a single 3.3 V supply. The operating temperature range is ?40?C to +85?C.APPLICATIONS Ethernet line cards, switches, and routers SCSI, SATA, and PCI-express PCI support included Low jitter, low phase noise clock generation
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
Mouser Electronics N/A 0

AD9577-EVALZ

Analog Devices Inc.
The AD9577 provides a multioutput clock generator function,along with two on-chip phase-locked loop cores, PLL1 and PLL2,optimized for network clocking applications. The PLL designsare based on the Analog Devices, Inc., proven portfolio of highperformance, low jitter frequency synthesizers to maximizenetwork performance. The PLLs have I2C programmable outputfrequencies and formats. The fractional-N PLL can supportspread spectrum clocking for reduced EMI radiated peak power.Both PLLs can support frequency margining. Other applicationswith demanding phase noise and jitter requirements can benefitfrom this part.The first integer-N PLL section (PLL1) consists of a low noise phasefrequency detector (PFD), a precision charge pump (CP), a lowphase noise voltage controlled oscillator (VCO), a programmablefeedback divider, and two independently programmable outputdividers. By connecting an external crystal or applying a referenceclock to the REFCLK pin, frequencies of up to 637.5 MHz canbe synchronized to the input reference. Each output divider andfeedback divider ratio is I2C programmed for the requiredoutput rates.A second fractional-N PLL (PLL2) with a programmable modulusallows VCO frequencies that are fractional multiples of thereference frequency to be synthesized. Each output dividerand feedback divider ratio can be programmed for the requiredoutput rates, up to 637.5 MHz. This fractional-N PLL can alsooperate in integer-N mode for the lowest jitter.Up to four differential output clock signals can be configuredas either LVPECL or LVDS signaling formats. Alternatively,the outputs can be configured for up to eight CMOS outputs.Combinations of these formats are supported. No external loopfilter components are required, thus conserving valuable designtime and board space. The AD9577 is available in a 40-lead, 6 mm ?6 mm LFCSP package and can operate from a single 3.3 V supply.The operating temperature range is ?40?C to +85?C.Applications Low jitter, low phase noise multioutput clock generator for data communications applications including Ethernet, Fibre Channel, SONET, SDH, PCI-e, SATA, PTN, OTN, ADC/DAC, and digital video Spread spectrum clocking
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
Mouser Electronics N/A 0

AD9627-150EBZ

Analog Devices Inc.
The AD9627 is a dual, 12-bit, 80 MSPS/105 MSPS/125 MSPS/150 MSPS analog-to-digital converter (ADC). The AD9627 is designed to support communications applications where low cost, small size and versatility are desired.The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance. The AD9627 has several functions that simplify the automatic gain control (AGC) function in the system receiver. The fast detect feature allows fast overrange detection by outputting four bits of input level information with very short latency. In addition, the programmable threshold detector allows monitoring of the incoming signal power, using the four fast detect bits of the ADC with very low latency. If the input signal level exceeds the programmable threshold, the coarse upper threshold indicator goes high. Because this threshold indicator has very low latency, the user can quickly turn down the system gain to avoid an overrange condition. The second AGC-related function is the signal monitor. This block allows the user to monitor the composite magnitude of the incoming signal, which aids in setting the gain to optimize the dynamic range of the overall system. The ADC output data can be routed directly to the two external 12-bit output ports. These outputs can be set from 1.8 V to 3.3 V CMOS or 1.8 V LVDS. Flexible power-down options allow significant power savings, when desired.Programming for setup and control is accomplished using a 3-bit SPI-compatible serial interface.The AD9627 is available in a 64-lead LFCSP and is specified over the industrial temperature range of ?40?C to +85?C.PRODUCT HIGHLIGHTS Integrated dual, 12-bit, 80 MSPS/105 MSPS/125 MSPS/150 MSPS ADC. Fast overrange detect and signal monitor with serial output. Signal monitor block with dedicated serial output mode. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 450 MHz. Operation from a single 1.8 V supply and a separate digital output driver supply to accommodate 1.8 V to 3.3 V logic families. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), enabling the clock DCS, power-down, test modes, and voltage reference mode. Pin compatibility with the AD9640, AD9627-11, and AD9600 for a simple migration from 12 bits to 14 bits, 11 bits, or 10 bits.APPLICATIONS Communications Diversity radio systems Multimode digital receivers (3G) GSM, EDGE, WCDMA, CDMA2000, WiMAX, TD-SCDMA I/Q demodulation systems Smart antenna systems General-purpose software radios Broadband data applications
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9627-150EBZ-ND 1 1 $283.08 $283.08 $283.08 $283.08 $283.08 $283.08
Analog Devices Inc AD9627-150EBZ 0 $263.76 $263.76 $263.76 $263.76 $263.76 $263.76
Arrow North American Components AD9627-150EBZ 0 1 $274.92 $272.17 $266.75 $264.09 $256.24 $253.68
Verical Marketplace AD9627-150EBZ 21 1 $286.20 $286.20 $286.20 $286.20 $286.20 $286.20

AD9652-310EBZ

Analog Devices Inc.
The AD9652 is a dual, 16-bit analog-to-digital converter (ADC) with sampling speeds of up to 310 MSPS. It is designed to support demanding, high speed signal processing applications that require exceptional dynamic range over a wide input frequency range (up to 465 MHz). Its exceptional low noise floor of ?157.6 dBFS and large signal spurious-free dynamic range (SFDR) performance (exceeding 85 dBFS, typical) allows low level signals to be resolved in the presence of large signals.The dual ADC cores feature a multistage, pipelined architecture with integrated output error correction logic. A high performance on-chip buffer and internal voltage reference simplify the inter-face to external driving circuitry while preserving the exceptional performance of the ADC.The AD9652 can support input clock frequencies of up to 1.24 GHz with a 1, 2, 4, and 8 integer clock divider used to generate the ADC sample clock. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle. The 16-bit output data (with an overrange bit) from each ADC is interleaved onto a single LVDS output port along with a double data rate (DDR) clock. Programming for setup and control are accomplished using a 3-wire SPI-compatible serial interface.The AD9652 is available in a 144-ball CSP_BGA and is specified over the industrial temperature range of ?40?C to +85?C. This product is protected by pending U.S. patents. PRODUCT HIGHLIGHTS Integrated dual, 16-bit, 310 MSPS ADCs. On-chip buffer simplifies ADC driver interface. Operation from a 3.3 V and 1.8 V supply and a separate digital output driver supply accommodating LVDS outputs. Proprietary differential input maintains excellent SNR performance for input frequencies of up to 485 MHz. SYNC input allows synchronization of multiple devices. Three-wire, 3.3 V or 1.8 V SPI port for register programming and readback. APPLICATIONS Miltary radar and communications Multimode digital receivers (3G or 4G) Test and Instrumentation Smart antenna systems
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey 505-AD9652-310EBZ-ND 1 1 $527.31 $527.31 $527.31 $527.31 $527.31 $527.31
Analog Devices Inc AD9652-310EBZ 0 $502.10 $502.10 $502.10 $502.10 $502.10 $502.10
Arrow North American Components AD9652-310EBZ 0 1 $482.28 $482.28 $482.28 $482.28 $482.28 $482.28
element14 APAC AD9652-310EBZ 4 1 * $553.50 * $553.50 * $553.50 * $553.50 * $553.50 * $553.50
Farnell AD9652-310EBZ 4 1 * $528.89 * $528.89 * $528.89 * $528.89 * $528.89 * $528.89
Mouser Electronics 584-AD9652-310EBZ 4 1 $543.98 $543.98 $543.98 $543.98 $543.98 $543.98
Newark AD9652-310EBZ 4 1 $525.19 $525.19 $525.19 $525.19 $525.19 $525.19
Verical Marketplace AD9652-310EBZ 8 1 $542.26 $0.00 $0.00 $0.00 $0.00 $0.00

AD9670EBZ

Analog Devices Inc.
The AD9670 is designed for low cost, low power, small size, andease of use for medical ultrasound applications. It contains eightchannels of a VGA with an LNA, a CW harmonic rejection I/Qdemodulator with programmable phase rotation, an antialiasingfilter, an ADC, and a digital demodulator and decimator for dataprocessing and bandwidth reduction.Each channel features a maximum gain of up to 52 dB, a fullydifferential signal path, and an active input preamplifier termination.The channel is optimized for high dynamic performance andlow power in applications where a small package size is critical.The LNA has a single-ended-to-differential gain that is selectablethrough the serial port interface (SPI). Assuming a 15 MHz noisebandwidth (NBW) and a 21.6 dB LNA gain, the LNA input SNRis 94 dB. In CW Doppler mode, each LNA output drives an I/Qdemodulator that has independently programmable phaserotation with 16 phase settings.Power-down of individual channels is supported to increasebattery life for portable applications. Standby mode allows quickpower-up for power cycling. In CW Doppler operation, theVGA, antialiasing filter, and ADC are powered down. The ADCcontains several features designed to maximize flexibility andminimize system cost, such as a programmable clock, dataalignment, and programmable digital test pattern generation.The digital test patterns include built-in fixed patterns, built-inpseudorandom patterns, and custom user-defined test patternsentered via the SPI.Applications Medical imaging/ultrasound Nondestructive testing (NDT)
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey 505-AD9670EBZ-ND 1 1 $403.43 $403.43 $403.43 $403.43 $403.43 $403.43
Analog Devices Inc AD9670EBZ 0 $368.64 $368.64 $368.64 $368.64 $368.64 $368.64
Arrow North American Components AD9670EBZ 0 1 $361.95 $361.95 $361.95 $361.95 $361.95 $361.95
Mouser Electronics 584-AD9670EBZ 3 1 $399.38 $399.38 $399.38 $399.38 $399.38 $399.38
Newark AD9670EBZ 0 $326.25 $326.25 $326.25 $326.25 $326.25 $326.25
Verical Marketplace AD9670EBZ 24 1 $411.85 $411.85 $411.85 $411.85 $411.85 $411.85

AD9671EBZ

Analog Devices Inc.
The AD9671 is designed for low cost, low power, small size, andease of use for medical ultrasound applications. It contains eightchannels of a VGA with an LNA, a CW harmonic rejection I/Qdemodulator with programmable phase rotation, an AAF, anADC, and a digital demodulator and decimator for dataprocessing and bandwidth reduction.Each channel features a maximum gain of up to 52 dB, a fullydifferential signal path, and an active input preamplifier termination.The channel is optimized for high dynamic performance andlow power in applications where a small package size is critical.The LNA has a single-ended to differential gain that is selectablethrough the serial port interface (SPI). Assuming a 15 MHz noisebandwidth (NBW) and a 21.6 dB LNA gain, the LNA input SNRis 94 dB. In CW Doppler mode, each LNA output drives an I/Qdemodulator that has independently programmable phaserotation with 16 phase settings.Power-down of individual channels is supported to increasebattery life for portable applications. Standby mode allows quickpower-up for power cycling. In CW Doppler operation, theVGA, AAF, and ADC are powered down. The ADC containsseveral features designed to maximize flexibility and minimizesystem cost, such as a programmable clock, data alignment, andprogrammable digital test pattern generation. The digital testpatterns include built-in fixed patterns, built-in pseudorandompatterns, and custom user defined test patterns entered via the SPI.Applications Medical imaging/ultrasound Nondestructive testing (NDT)
Distributor SKU Stock MOQ 1 10 50 100 1,000 10,000
DigiKey AD9671EBZ-ND 0 1 $485.59 $485.59 $485.59 $485.59 $485.59 $485.59
Analog Devices Inc AD9671EBZ 0 $444.91 $444.91 $444.91 $444.91 $444.91 $444.91
Arrow North American Components AD9671EBZ 0 1 $548.12 $548.12 $548.12 $548.12 $548.12 $548.12
element14 APAC AD9671EBZ 7 1 * $490.44 * $490.44 * $490.44 * $490.44 * $490.44 * $490.44
Farnell AD9671EBZ 7 1 * $470.14 * $470.14 * $470.14 * $470.14 * $470.14 * $470.14
Mouser Electronics 584-AD9671EBZ 3 1 $479.63 $479.63 $479.63 $479.63 $479.63 $479.63
Newark AD9671EBZ 7 1 $466.87 $466.87 $466.87 $466.87 $466.87 $466.87
Verical Marketplace AD9671EBZ 1 1 $458.58 $458.58 $458.58 $458.58 $458.58 $458.58