AD9522-0/PCBZ
Analog Devices Inc.
The AD9522-01 provides a multioutput clock distribution function with subpicosecond jitter performance, along with an on-chip PLL and VCO. The on-chip VCO tunes from 2.53 GHz to 2.95 GHz. An external 3.3 V/5 V VCO/VCXO of up to 2.4 GHz can also be used.The AD9522 serial interface supports both SPI and I2C? ports. An in-package EEPROM can be programmed through the serial interface and store user-defined register settings for power-up and chip reset.The AD9522 features 12 LVDS outputs in four groups. Any of the 800 MHz LVDS outputs can be reconfigured as two 250 MHz CMOS outputs.Each group of outputs has a divider that allows both the divide ratio (from 1 to 32) and the phase (coarse delay) to be set.The AD9522 is available in a 64-lead LFCSP and can be operated from a single 3.3 V supply. The external VCO can have an operating voltage up to 5.5 V.The AD9522 is specified for operation over the standard industrial range of ?40?C to +85?C.The AD9520-0 is an equivalent part to the AD9522-0 featuring LVPECL/CMOS drivers instead of LVDS/CMOS drivers.ApplicationsLow jitter, low phase noise clock distributionClock generation and translation for SONET, 10Ge, 10G FC, and other 10 Gbps protocolsForward error correction (G.710)Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEsHigh performance wireless transceiversATE and high performance instrumentationBroadband infrastructures1The AD9522 is used throughout this data sheet to refer to all the members of the AD9522 family. However, when AD9522-0 is used, it is referring to that specificmember of the AD9522 family.Data Sheet, Rev. 0, 10/08
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9522-0/PCBZ-ND | 1 | 1 | $277.94 | $277.94 | $277.94 | $277.94 | $277.94 | $277.94 |
| Analog Devices Inc | AD9522-0/PCBZ | 0 | $261.89 | $261.89 | $261.89 | $261.89 | $261.89 | $261.89 | |
| Arrow North American Components | AD9522-0/PCBZ | 0 | 1 | $269.80 | $267.10 | $261.78 | $259.17 | $251.47 | $248.95 |
| element14 APAC | AD9522-0/PCBZ | 0 | 1 | * $310.27 | * $310.27 | * $310.27 | * $310.27 | * $310.27 | * $310.27 |
| Farnell | AD9522-0/PCBZ | 0 | 1 | * $227.24 | * $227.24 | * $227.24 | * $227.24 | * $227.24 | * $227.24 |
| Mouser Electronics | 584-AD9522-0PCBZ | 3 | 1 | $271.02 | $271.02 | $271.02 | $271.02 | $271.02 | $271.02 |
| Newark | AD9522-0/PCBZ | 0 | $212.83 | $212.83 | $212.83 | $212.83 | $212.83 | $212.83 | |
| Verical Marketplace | AD9522-0/PCBZ | 21 | 1 | $280.87 | $280.87 | $280.87 | $280.87 | $280.87 | $280.87 |
AD9525/PCBZ-VCO
Analog Devices Inc.
The AD9525 is designed to support converter clock requirements for long-term evolution (LTE) and multicarrier GSM base station designs.The AD9525 provides a low power, multioutput, clock distribution function with low jitter performance, along with an on-chip PLL that can be used with an external VCO or VCXO. The VCO input and eight LVPECL outputs can operate up to a frequency of 3.6 GHz. All outputs share a common divider that can provide a division of 1 to 6.The AD9525 offers a dedicated output that can be used to provide a programmable signal for resetting or synchronizing a data converter. The output signal is activated by a SPI write.The AD9525 is available in a 48-lead LFCSP and can be operated from a single 3.3 V supply. The external VCXO or VCO can have an operating voltage of up to 5.5 V.The AD9525 operates over the extended industrial temperature range of ?40?C to +85?C.Applications LTE and multicarrier GSM base stations Clocking high speed ADCs, DACs ATE and high performance instrumentation 40/100Gb/s OTN Line Side Clocking Cable/DOCSIS CMTS Clocking Test and Measurement
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9525/PCBZ-VCO-ND | 0 | $298.84 | $298.84 | $298.84 | $298.84 | $298.84 | $298.84 | |
| Analog Devices Inc | AD9525/PCBZ-VCO | 0 | $305.80 | $305.80 | $305.80 | $305.80 | $305.80 | $305.80 | |
| Arrow North American Components | AD9525/PCBZ-VCO | 0 | 1 | $221.55 | $221.55 | $221.55 | $221.55 | $221.55 | $221.55 |
| element14 APAC | AD9525/PCBZ-VCO | 0 | 1 | * $287.07 | * $287.07 | * $287.07 | * $287.07 | * $287.07 | * $287.07 |
| Farnell | AD9525/PCBZ-VCO | 0 | 1 | * $249.94 | * $249.94 | * $249.94 | * $249.94 | * $249.94 | * $249.94 |
| Mouser Electronics | 584-AD9525PCBZ-VCO | 4 | 1 | $316.48 | $316.48 | $316.48 | $316.48 | $316.48 | $316.48 |
| Newark | AD9525/PCBZ-VCO | 0 | $238.17 | $238.17 | $238.17 | $238.17 | $238.17 | $238.17 | |
| Verical Marketplace | AD9525/PCBZ-VCO | 27 | 1 | $258.05 | $258.05 | $258.05 | $258.05 | $258.05 | $258.05 |
AD9528/PCBZ
Analog Devices Inc.
The AD9528 is a two-stage PLL with an integrated JESD204B SYSREF generator for multiple device synchronization. The first stage phase-locked loop (PLL) (PLL1) provides input reference conditioning by reducing the jitter present on a system clock. The second stage PLL (PLL2) provides high frequency clocks that achieve low integrated jitter as well as low broadband noise from the clock output drivers. The external VCXO provides the low noise reference required by PLL2 to achieve the restrictive phase noise and jitter requirements necessary to achieve acceptable performance. The on-chip VCO tunes from 3.450 GHz to 4.025 GHz. The integrated SYSREF generator outputs single shot, N-shot, or continuous signals synchronous to the PLL1 and PLL2 outputs to time align multiple devices.The AD9528 generates six outputs (Output 0 to Output 3, Output 12, and Output 13) with a maximum frequency of 1.25 GHz, and eight outputs with a maximum frequency of up to 1 GHz. Each output can be configured to output directly from PLL1, PLL2, or the internal SYSREF generator. Each of the 14 output channels contains a divider with coarse digital phase adjustment and an analog fine phase delay block that allows complete flexibility in timing alignment across all 14 outputs. The AD9528 can also be used as a dual input flexible buffer to distribute 14 device clock and/or SYSREF signals. At power-up, the AD9528 sends the VCXO signal directly to Output 12 and Output 13 to serve as the power-up ready clocks.Note that, throughout this data sheet, the dual function pin names are referenced by the relevant function where applicable.Applications High performance wireless transceivers LTE and multicarrier GSM base stations Wireless and broadband infrastructure Medical instrumentation Clocking high speed ADCs, DACs, DDSs, DDCs, DUCs, MxFEs; supports JESD204B Low jitter, low phase noise clock distribution ATE and high performance instrumentation
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | 505-AD9528/PCBZ-ND | 0 | |||||||
| Arrow North American Components | AD9528/PCBZ | 0 | 1 | ||||||
| Mouser Electronics | N/A | 0 |
AD9547/PCBZ
Analog Devices Inc.
The AD9547 provides synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9547 generates an output clock that is synchronized to one of two differential or four single-ended external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The AD9547 con-tinuously generates a clean (low jitter), valid output clock, even when all references fail, by means of digitally controlled loop and holdover circuitry.The AD9547 operates over an industrial temperature range of ?40?C to +85?C.ApplicationsNetwork synchronizationCleanup of reference clock jitterSONET/SDH clocks up to OC-192, including FECStratum 2 holdover, jitter cleanup, and phase transient controlStratum 3E and Stratum 3 reference clocksWireless base stations, controllersCable infrastructureData communications
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9547/PCBZ-ND | 0 | 1 | $316.89 | $316.89 | $316.89 | $316.89 | $316.89 | $316.89 |
| Analog Devices Inc | AD9547/PCBZ | 0 | $299.64 | $299.64 | $299.64 | $299.64 | $299.64 | $299.64 | |
| Arrow North American Components | AD9547/PCBZ | 0 | 1 | $308.71 | $305.62 | $299.54 | $296.54 | $287.74 | $284.86 |
| element14 APAC | AD9547/PCBZ | 0 | 1 | * $337.53 | * $337.53 | * $337.53 | * $337.53 | * $337.53 | * $337.53 |
| Farnell | AD9547/PCBZ | 2 | 1 | * $154.76 | * $154.76 | * $154.76 | * $154.76 | * $154.76 | * $154.76 |
| Mouser Electronics | 584-AD9547PCBZ | 2 | 1 | $311.64 | $311.64 | $311.64 | $311.64 | $311.64 | $311.64 |
| Newark | AD9547/PCBZ | 0 | 1 | $282.84 | $282.84 | $282.84 | $282.84 | $282.84 | $282.84 |
| Verical Marketplace | AD9547/PCBZ | 9 | 1 | $321.37 | $321.37 | $321.37 | $321.37 | $321.37 | $321.37 |
AD9554-1/PCBZ
Analog Devices Inc.
The AD9554-1 is a low loop bandwidth clock translator that provides jitter cleanup and synchronization for many systems,including synchronous optical networks (SONET/SDH). The AD9554-1 generates an output clock synchronized to up to four external input references. The digital PLLs (DPLLs) allowreduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdovercircuitry of the AD9554-1 continuously generates a low jitteroutput clock even when all reference inputs have failed.The AD9554-1 operates over an industrial temperature range of ?40?C to +85?C. The AD9554 is a version of this device with two outputs per PLL. If a single or dual DPLL version of thisdevice is needed, refer to the AD9557 or AD9559, respectively.Applications Network synchronization, including synchronous Ethernet and synchronous digital hierarchy (SDH) to optical transport network (OTN) mapping/demapping Cleanup of reference clock jitter SONET/SDH clocks up to OC-192, including FEC Stratum 3 holdover, jitter cleanup, and phase transient control Cable infrastructure? Data communications? Professional video
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9554-1/PCBZ-ND | 0 | |||||||
| Mouser Electronics | N/A | 0 |
AD9557/PCBZ
Analog Devices Inc.
The AD9557 is a low loop bandwidth clock multiplier that provides jitter cleanup and synchronization for many systems, including synchronous optical networks (OTN/SONET/SDH). The AD9557 generates an output clock synchronized to up to four external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The digitally controlled loop and holdover circuitry of the AD9557 continuously generates a low jitter output clock even when all reference inputs have failed.The AD9557 operates over an industrial temperature range of ?40?C to +85?C. If more inputs/outputs are needed, refer to the AD9558 for the four-input/six-output version of the samedevice.Applications Network synchronization, including synchronous Ethernet and SDH to OTN mapping/demapping Cleanup of reference clock jitter SONET/SDH/OTN clocks up to 100 Gbps, including FEC Stratum 3 holdover, jitter cleanup, and phase transient control Wireless base station controllers Cable infrastructure Data communications
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9557/PCBZ-ND | 1 | 1 | $281.48 | $281.48 | $281.48 | $281.48 | $281.48 | $281.48 |
| Analog Devices Inc | AD9557/PCBZ | 0 | $265.31 | $265.31 | $265.31 | $265.31 | $265.31 | $265.31 | |
| Arrow North American Components | AD9557/PCBZ | 0 | 1 | $273.33 | $270.59 | $265.21 | $262.56 | $254.76 | $252.21 |
| Mouser Electronics | 584-AD9557PCBZ | 3 | 1 | $274.57 | $274.57 | $274.57 | $274.57 | $274.57 | $274.57 |
| Newark | AD9557/PCBZ | 0 | $206.63 | $206.63 | $206.63 | $206.63 | $206.63 | $206.63 | |
| Verical Marketplace | AD9557/PCBZ | 9 | 1 | $284.54 | $268.05 | $268.05 | $268.05 | $268.05 | $268.05 |
AD9575-EVALZ-PEC
Analog Devices Inc.
The AD9575 provides a highly integrated, dual output clockgenerator function including an on-chip PLL core that isoptimized for network clocking. The integer-N PLL design isbased on the Analog Devices, Inc., proven portfolio of high performance, low jitter frequency synthesizers to maximize linecard performance. Other applications with demanding phasenoise and jitter requirements also benefit from this part.The PLL section consists of a low noise phase frequency detector (PFD), a precision charge pump, a low phase noise voltagecontrolled oscillator (VCO), and pin selectable feedback and output dividers.By connecting an external crystal, popular network output frequencies can be locked to the input reference. The output divider and feedback divider ratios are pin programmable for therequired output rates. No external loop filter components are required, thus conserving valuable design time and board space.The AD9575 is available in a 16-lead, 4.4 mm ? 5.0 mm TSSOP and can be operated from a single 3.3 V supply. The temperature range is ?40?C to +85?C. APPLICATIONS GbE/FC/SONET line cards, switches, and routers CPU/PCI-E applications Low jitter, low phase noise clock generation
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| Mouser Electronics | N/A | 0 |
AD9609-40EBZ
Analog Devices Inc.
The AD9609 is a monolithic, single channel 1.8 V supply, 10-bit,20/40/65/80 MSPS analog-to-digital converter (ADC). It featuresa high performance sample-and-hold circuit and on-chip voltagereference.The product uses multistage differential pipeline architecturewith output error correction logic to provide 10-bit accuracy at80 MSPS data rates and to guarantee no missing codes over thefull operating temperature range.The ADC contains several features designed to maximize flexibilityand minimize system cost, such as programmable clock and dataalignment and programmable digital test pattern generation. Theavailable digital test patterns include built-in deterministic andpseudorandom patterns, along with custom user-defined testpatterns entered via the serial port interface (SPI).A differential clock input with selectable internal 1 to 8 divide ratiocontrols all internal conversion cycles. An optional duty cyclestabilizer (DCS) compensates for wide variations in the clock dutycycle while maintaining excellent overall ADC performance.The digital output data is presented in offset binary, gray code, ortwos complement format. A data output clock (DCO) is providedto ensure proper latch timing with receiving logic. Both 1.8 V and3.3 V CMOS levels are supported.The AD9609 is available in a 32-lead RoHS-compliant LFCSPand is specified over the industrial temperature range (?40?Cto +85?C).APPLICATIONS Communications Diversity radio systems Multimode digital receivers GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, TD-SCDMA Smart antenna systems Battery-powered instruments Handheld scope meters Portable medical imaging Ultrasound Radar/LIDAR PET/SPECT imagingPRODUCT HIGHLIGHTS1. The AD9609 operates from a single 1.8 V analog powersupply and features a separate digital output driver supplyto accommodate 1.8 V to 3.3 V logic families.2. The sample-and-hold circuit maintains excellent performancefor input frequencies up to 200 MHz and is designed for lowcost, low power, and ease of use.3. A standard serial port interface supports various productfeatures and functions, such as data output formatting,internal clock divider, power-down, DCO and data output(D9 to D0) timing and offset adjustments, and voltagereference modes.4. The AD9609 is packaged in a 32-lead RoHS compliantLFCSP that is pin compatible with the AD9629 12-bit ADCand the AD9649 14-bit ADC, enabling a simple migrationpath between 10-bit and 14-bit converters sampling from20 MSPS to 80 MSPS.
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9609-40EBZ-ND | 0 | |||||||
| Mouser Electronics | 584-AD9609-40EBZ | 0 | 1 |
AD9609-80EBZ
Analog Devices Inc.
The AD9609 is a monolithic, single channel 1.8 V supply, 10-bit,20/40/65/80 MSPS analog-to-digital converter (ADC). It featuresa high performance sample-and-hold circuit and on-chip voltagereference.The product uses multistage differential pipeline architecturewith output error correction logic to provide 10-bit accuracy at80 MSPS data rates and to guarantee no missing codes over thefull operating temperature range.The ADC contains several features designed to maximize flexibilityand minimize system cost, such as programmable clock and dataalignment and programmable digital test pattern generation. Theavailable digital test patterns include built-in deterministic andpseudorandom patterns, along with custom user-defined testpatterns entered via the serial port interface (SPI).A differential clock input with selectable internal 1 to 8 divide ratiocontrols all internal conversion cycles. An optional duty cyclestabilizer (DCS) compensates for wide variations in the clock dutycycle while maintaining excellent overall ADC performance.The digital output data is presented in offset binary, gray code, ortwos complement format. A data output clock (DCO) is providedto ensure proper latch timing with receiving logic. Both 1.8 V and3.3 V CMOS levels are supported.The AD9609 is available in a 32-lead RoHS-compliant LFCSPand is specified over the industrial temperature range (?40?Cto +85?C).APPLICATIONS Communications Diversity radio systems Multimode digital receivers GSM, EDGE, W-CDMA, LTE, CDMA2000, WiMAX, TD-SCDMA Smart antenna systems Battery-powered instruments Handheld scope meters Portable medical imaging Ultrasound Radar/LIDAR PET/SPECT imagingPRODUCT HIGHLIGHTS1. The AD9609 operates from a single 1.8 V analog powersupply and features a separate digital output driver supplyto accommodate 1.8 V to 3.3 V logic families.2. The sample-and-hold circuit maintains excellent performancefor input frequencies up to 200 MHz and is designed for lowcost, low power, and ease of use.3. A standard serial port interface supports various productfeatures and functions, such as data output formatting,internal clock divider, power-down, DCO and data output(D9 to D0) timing and offset adjustments, and voltagereference modes.4. The AD9609 is packaged in a 32-lead RoHS compliantLFCSP that is pin compatible with the AD9629 12-bit ADCand the AD9649 14-bit ADC, enabling a simple migrationpath between 10-bit and 14-bit converters sampling from20 MSPS to 80 MSPS.
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9609-80EBZ-ND | 1 | 1 | $279.80 | $279.80 | $279.80 | $279.80 | $279.80 | $279.80 |
| Analog Devices Inc | AD9609-80EBZ | 0 | $263.68 | $263.68 | $263.68 | $263.68 | $263.68 | $263.68 | |
| Arrow North American Components | AD9609-80EBZ | 0 | 1 | $271.65 | $268.93 | $263.58 | $260.95 | $253.20 | $250.66 |
| Verical Marketplace | AD9609-80EBZ | 15 | 1 | $282.80 | $282.80 | $282.80 | $282.80 | $282.80 | $282.80 |
AD9627-125EBZ
Analog Devices Inc.
The AD9627 is a dual, 12-bit, 80 MSPS/105 MSPS/125 MSPS/150 MSPS analog-to-digital converter (ADC). The AD9627 is designed to support communications applications where low cost, small size and versatility are desired.The dual ADC core features a multistage, differential pipelined architecture with integrated output error correction logic. Each ADC features wide bandwidth differential sample-and-hold analog input amplifiers supporting a variety of user-selectable input ranges. An integrated voltage reference eases design considerations. A duty cycle stabilizer is provided to compensate for variations in the ADC clock duty cycle, allowing the converters to maintain excellent performance. The AD9627 has several functions that simplify the automatic gain control (AGC) function in the system receiver. The fast detect feature allows fast overrange detection by outputting four bits of input level information with very short latency. In addition, the programmable threshold detector allows monitoring of the incoming signal power, using the four fast detect bits of the ADC with very low latency. If the input signal level exceeds the programmable threshold, the coarse upper threshold indicator goes high. Because this threshold indicator has very low latency, the user can quickly turn down the system gain to avoid an overrange condition. The second AGC-related function is the signal monitor. This block allows the user to monitor the composite magnitude of the incoming signal, which aids in setting the gain to optimize the dynamic range of the overall system. The ADC output data can be routed directly to the two external 12-bit output ports. These outputs can be set from 1.8 V to 3.3 V CMOS or 1.8 V LVDS. Flexible power-down options allow significant power savings, when desired.Programming for setup and control is accomplished using a 3-bit SPI-compatible serial interface.The AD9627 is available in a 64-lead LFCSP and is specified over the industrial temperature range of ?40?C to +85?C.PRODUCT HIGHLIGHTS Integrated dual, 12-bit, 80 MSPS/105 MSPS/125 MSPS/150 MSPS ADC. Fast overrange detect and signal monitor with serial output. Signal monitor block with dedicated serial output mode. Proprietary differential input that maintains excellent SNR performance for input frequencies up to 450 MHz. Operation from a single 1.8 V supply and a separate digital output driver supply to accommodate 1.8 V to 3.3 V logic families. Standard serial port interface (SPI) that supports various product features and functions, such as data formatting (offset binary, twos complement, or gray coding), enabling the clock DCS, power-down, test modes, and voltage reference mode. Pin compatibility with the AD9640, AD9627-11, and AD9600 for a simple migration from 12 bits to 14 bits, 11 bits, or 10 bits.APPLICATIONS Communications Diversity radio systems Multimode digital receivers (3G) GSM, EDGE, WCDMA, CDMA2000, WiMAX, TD-SCDMA I/Q demodulation systems Smart antenna systems General-purpose software radios Broadband data applications
| Distributor | SKU | Stock | MOQ | 1 | 10 | 50 | 100 | 1,000 | 10,000 |
|---|---|---|---|---|---|---|---|---|---|
| DigiKey | AD9627-125EBZ-ND | 0 | 1 | $220.20 | $220.20 | $220.20 | $220.20 | $220.20 | $220.20 |








